#### 2.5V, 2GHz ANY DIFF. IN-TO-LVDS 1:4 FANOUT BUFFER/TRANSLATOR W/ INTERNAL TERMINATION

Precision Edge™ SY89832U FINAL

#### **FEATURES**

- Accepts any differential input signal and provides four LVDS outputs
- Guaranteed AC performance over temperature and voltage:
  - > 2.0GHz f<sub>MAX</sub>
  - < 20ps within-device skew</li>
  - < 200ps rise/fall times</li>
- Low jitter design:
  - < 1ps (rms) cycle-to-cycle jitter</li>
  - < 10ps (pk-pk) total jitter</li>
- 2.5V voltage supply operation
- Unique input termination and V<sub>T</sub> pin accepts DCcoupled and AC-coupled inputs (CML, PECL, LVDS, and HSTL)
- **TTL/CMOS** compatible enable input
- **■** High-speed LVDS outputs
- Wide operating temperature range: -40°C to +85°C
- Available in 16-pin (3mm × 3mm) MLF<sup>TM</sup> package

Precision Edge™

#### **DESCRIPTION**

The SY89832U is a 2.5V, high-speed, 2GHz differential LVDS (Low Voltage Differential Swing) 1:4 fanout buffer optimized for ultra-low skew applications. Within device skew is guaranteed to be less than 20ps over supply voltage and temperature.

The differential input buffer has a unique internal termination design that allows access to the termination network through a  $V_T$  pin. This feature allows the device to easily interface to different logic standards. A  $V_{REF-AC}$  reference output is included for AC-coupled applications.

The SY89832U is a part of Micrel's high-speed clock synchronization family. For 3.3V applications, see SY89833L. For applications that require a different I/O combination, consult Micrel's website at *www.micrel.com*, and choose from a comprehensive product line of high-speed, low-skew fanout buffers, translators and clock generators.

#### **APPLICATIONS**

- Processor clock distribution
- **SONET clock distribution**
- **■** Fibre Channel clock distribution
- Gigabit Ethernet clock distribution

#### **FUNCTIONAL BLOCK DIAGRAM**

## 

Precision Edge is a trademark of Micrel, Inc. *Micro*LeadFrame and MLF are trademarks of Amkor Technology, Inc.

#### **TYPICAL PERFORMANCE**



TIME (200ps/div.)

Rev.: C Amendment: /0 Issue Date: February 2003

#### **PACKAGE/ORDERING INFORMATION**



#### **Ordering Information**

| Part Number   | Package<br>Type | Operating<br>Range | Package<br>Marking |
|---------------|-----------------|--------------------|--------------------|
| SY89832UMI    | MLF-16          | Industrial         | 832U               |
| SY89832UMITR* | MLF-16          | Industrial         | 832U               |

<sup>\*</sup>Tape and Reel

#### **PIN DESCRIPTION**

| Pin Number                 | Pin Name                     | Pin Function                                                                                                                                                                                                                                                                                                                                                    |  |
|----------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15, 16<br>1, 2, 3, 4, 5, 6 | (Q0, /Q0)<br>to<br>(Q3, /Q3) | LVDS Differential (Outputs): Normally terminated with $100\Omega$ across the pair (Q, /Q). See "LVDS Outputs" section, Figure 2. Unused outputs should be terminated with a $100\Omega$ resistor across each pair.                                                                                                                                              |  |
| 8                          | EN                           | TTL/CMOS Compatible Synchronous Enable: When EN goes LOW, Q outputs will go LOW and /Q outputs will go HIGH on the next LOW transition at IN inputs. Input threshold is $V_{CC}/2V$ . A $25k\Omega$ pull-up resistor is included. The default state is HIGH when left floating The internal latch is clocked on the falling edge of the input signal (IN, /IN). |  |
| 9, 12                      | /IN, IN                      | Differential Clock Inputs: Internal $50\Omega$ termination resistors to the V <sub>T</sub> pin. See "Input Interface Applications" section.                                                                                                                                                                                                                     |  |
| 10                         | VREF-AC                      | Reference Voltage equals $V_{CC}$ –1.4V, and is used for AC-coupled applications. The maximum sink/source current is 0.5mA. See "Input Interface Applications" section. When using $V_{REF-AC}$ , bypass with 0.01 $\mu$ F capacitor to $V_{CC}$ .                                                                                                              |  |
| 11                         | VT                           | Termination Center-Tap. See "Input Interface Applications" section, and Figure 1a.                                                                                                                                                                                                                                                                              |  |
| 13,<br>Exposed Pad         | GND                          | Ground. Exposed pad internally connected to GND and must be connected to a ground plane for proper thermal operation.                                                                                                                                                                                                                                           |  |
| 7, 14                      | VCC                          | Positive Power Supply: Bypass with 0.1μF//0.01μF low ESR capacitors.                                                                                                                                                                                                                                                                                            |  |

#### **TRUTH TABLE**

| IN | /IN | EN | Q                | /Q               |
|----|-----|----|------------------|------------------|
| 0  | 1   | 1  | 0                | 1                |
| 1  | 0   | 1  | 1                | 0                |
| Х  | Х   | 0  | 0 <sup>(1)</sup> | 1 <sup>(1)</sup> |

 $\textbf{Note 1.} \quad \text{On next negative transition of the input signal (IN)}.$ 

#### Absolute Maximum Ratings(Note 1)

# $\label{eq:supply Voltage VCC} Supply Voltage (V_{CC}) & -0.5V \ to \ +4.0V \\ Input Voltage (V_{IN}) & -0.5V \ to \ V_{CC} \ +0.3V \\ Output Current (I_{OUT}) & \pm 10mA \\ Input Current (IN, /IN) & \pm 50mA \\ V_T Current (I_{VT}) & \pm 100mA \\ Input Sink/Source Current (V_{REF-AC}), \mbox{Note 3} & \pm 2mA \\ Lead Temperature (Soldering, 10sec.), & 220°C \\ Storage Temperature (T_S) & -65°C \ to \ +150°C \\ \mbox{}$

#### Operating Ratings(Note 2)

| Supply Voltage Range                        | +2.375V to 2.625V |
|---------------------------------------------|-------------------|
| Ambient Temperature (T <sub>A</sub> )       | 40°C to +85°C     |
| Package Thermal Resistance                  |                   |
| $MLF^{\mathsf{TM}}\left(\theta_{JA}\right)$ |                   |
| Still-Air                                   | 60°C/W            |
| 500lfpm                                     | 54°C/W            |
| MLF <sup>TM</sup> $(\psi_{JB})$ , Note 4    | 32°C/W            |

- Note 1. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability.
- Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- Note 3. Due to the limited drive capability use for input of the same package only.
- Note 4. Junction-to-board resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.

#### DC ELECTRICAL CHARACTERISTICS(Note 1, 2)

 $T_{\Delta} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ 

| Symbol               | Parameter                               | Condition                                                                        | Min                    | Тур                    | Max                    | Units |
|----------------------|-----------------------------------------|----------------------------------------------------------------------------------|------------------------|------------------------|------------------------|-------|
| $\overline{V_{CC}}$  | Power Supply Voltage Range              |                                                                                  | 2.375                  | 2.5                    | 2.625                  | V     |
| I <sub>CC</sub>      | Power Supply Current                    | No Load, Maximum Supply Voltage                                                  |                        | 75                     | 100                    | mA    |
| R <sub>IN</sub>      | Differential Input Resistance (IN, /IN) |                                                                                  | 80                     | 100                    | 120                    | Ω     |
| V <sub>IH</sub>      | Input HIGH Voltage<br>(IN, /IN)         | Note 3                                                                           | 0.1                    |                        | V <sub>CC</sub> +0.3   | ٧     |
| V <sub>IL</sub>      | Input LOW Voltage<br>(IN, /IN)          | Note 3                                                                           | -0.3                   |                        | V <sub>CC</sub> +0.2   | ٧     |
| V <sub>IN</sub>      | Input Voltage Swing                     | Note 3, see Figure 2c, and 2d V <sub>IN</sub> (max.), f <sub>T</sub> = floating. | 0.1                    |                        | 3.6                    | V     |
| V <sub>DIFF_IN</sub> | Differential Input Voltage Swing        | Note 3, see Figure 2c, and 2d                                                    | 0.2                    |                        |                        | V     |
| I <sub>IN</sub>      | Input Current<br>(IN, /IN)              | Note 3                                                                           |                        |                        | 45                     | mA    |
| V <sub>REF_AC</sub>  | Reference Voltage                       | Note 3                                                                           | V <sub>CC</sub> -1.525 | V <sub>CC</sub> -1.425 | V <sub>CC</sub> -1.325 | V     |

- **Note 1.** The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board with airflow greater than 500lfpm.
- Note 2. Specification for packaged product only.
- Note 3. Due to the internal termination (see "Differential Input") the input current depends on the applied voltages at IN, /IN and V<sub>T</sub> inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit.

### LVDS OUTPUTS DC ELECTRICAL CHARACTERISTICS(Note 1, 2)

 $V_{CC} = 2.5V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ 

| Symbol                | Parameter                         | Condition               | Min   | Тур | Max   | Units |
|-----------------------|-----------------------------------|-------------------------|-------|-----|-------|-------|
| V <sub>OUT</sub>      | Output Voltage Swing              | see Figures 2c, and 2d. | 250   | 350 | 400   | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | see Figures 2c, and 2d. | 500   | 700 | 800   | mV    |
| V <sub>OH</sub>       | Output HIGH Voltage               | see Figures 2a–2b.      |       |     | 1.475 | V     |
| V <sub>OL</sub>       | Output LOW Voltage                | see Figures 2a-2b.      | 0.925 |     |       | ٧     |
| V <sub>OCM</sub>      | Output Common Mode Voltage        | see Figures 2a–2b.      | 1.125 |     | 1.275 | V     |
| $\Delta V_{OCM}$      | Change in Common Mode Voltage     | see Figures 2a–2b.      | -50   |     | 50    | mV    |

Note 1. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

Note 2. Specification for packaged product only.

#### LVTTL/CMOS INPUTS DC ELECTRICAL CHARACTERISTICS(Note 1, 2)

 $V_{CC}$  = 2.5V ±5%,  $T_A$  = -40°C to +85°C

| Symbol          | Parameter          | Condition | Min  | Тур | Max             | Units |
|-----------------|--------------------|-----------|------|-----|-----------------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |     | V <sub>CC</sub> | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           | 0    |     | 0.8             | ٧     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |     | 20              | μА    |
| I <sub>IL</sub> | Input LOW Current  |           |      |     | -300            | μΑ    |

Note 1. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

Note 2. Specification for packaged product only.

#### AC ELECTRICAL CHARACTERISTICS(Notes 1, 2)

 $V_{CC}$  = 2.5V ±5%,  $T_A$  = -40°C to +85°C

| Symbol                          | Parameter                              | Condition             | Min | Тур | Max | Units     |
|---------------------------------|----------------------------------------|-----------------------|-----|-----|-----|-----------|
| f <sub>MAX</sub>                | Maximum Frequency                      | ≥200mVpp Output Swing | 2.0 |     |     | GHz       |
| t <sub>PLH</sub>                | Differential Propagation Delay         | Input Swing: <400mV   | 370 | 470 | 570 | ps        |
| t <sub>PHL</sub>                | (IN-to-Q)                              | Input Swing: ≥400mV   | 300 | 410 | 500 | ps        |
| t <sub>SKEW</sub>               | Within-Device Skew (Differential)      | Note 3                |     | 5   | 20  | ps        |
|                                 | Part-to-Part Skew (Differential)       |                       |     |     | 200 | ps        |
| t <sub>S</sub>                  | Set-Up Time (EN to IN, /IN)            | Note 4 and Note 5     | 300 |     |     | ps        |
| t <sub>H</sub>                  | Hold Time (EN to IN, /IN)              | Note 4 and Note 5     | 500 |     |     | ps        |
| t <sub>JITTER</sub>             | Cycle-to-Cycle Jitter (rms)            | Note 6                |     |     | 1   | ps(rms)   |
|                                 | Total Jitter                           | Note 7                |     |     | 10  | ps(pk-pk) |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times<br>(20% to 80%) |                       | 70  | 120 | 200 | ps        |

- Note 1. Measured with a 400mV input signal, 50% duty cycle. All outputs are loaded with 100Ω between Q and /Q. 50Ω to V<sub>CC</sub>-2V. Output swing is ≥ 200mV.
- Note 2. Specification for packaged product only.
- **Note 3.** Skew is measured between outputs under identical transitions.
- **Note 4.** Set-up and hold times apply to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications set-up and hold times do not apply.
- Note 5. See "Timing Diagram."
- **Note 6.** Cycle-to-cycle jitter definition: The variation period between adjacent cycles over a random sample of adjacent cycle pairs.  $T_{\text{JITTER\_CC}} = T_n T_{n+1}$ , where T is the time between rising edges of the output signal.
- Note 7. Total jitter definition: with an ideal clock input frequency of ≤ f<sub>MAX</sub> (device), no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.

#### **TIMING DIAGRAM**



#### TYPICAL OPERATING CHARACTERISTICS

 $V_{CC}$  = 2.5V,  $T_A$  = 25°C,  $V_{IN}$  = 400mV, unless otherwise stated.









#### **FUNCTIONAL CHARACTERISTICS**

 $V_{CC}$  = 2.5V,  $V_{IN}$  = 400mV,  $T_A$  = 25°C, unless otherwise stated.

#### 155MHz Output



TIME (1.291ns/div.)

#### **622MHz Output**



TIME (200ps/div.)

#### **1GHz Output**



TIME (200ps/div.)

#### **INPUT STAGE**



Figure 1a. Simplified Differential Input Buffer



Figure 1b. Simplified TTL/CMOS Input Buffer

#### **LVDS OUTPUTS**

LVDS specifies a small swing of 350mV typical, on a nominal 1.25V common mode above ground. The common

mode voltage has tight limits to permit large variations in ground noise between an LVDS driver and receive



Figure 2a. LVDS Differential Measurement



Figure 2b. LVDS Common Mode Measurement

#### **DEFINITION OF SINGLE-ENDED AND DIFFERENTIAL SWING**





#### **INPUT INTERFACE APPLICATIONS**



Figure 3a. DC-Coupled CML Input Interface



Figure 3b. AC-Coupled CML Input Interface



Figure 3c. DC-Coupled PECL Input Interface

(\*Bypass with 0.01µF to GND)



Figure 3d. AC-Coupled PECL Input Interface



Figure 3e. LVDS Input Interface



Figure 3f. HSTL Input Interface

#### RELATED PRODUCT AND SUPPORT DOCUMENTATION

| Part Number   | Function                                                                                    | Data Sheet Link                                                 |
|---------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| SY89830U      | 2.5V/3.3/5V 2.5GHz 1:4 PECL/ECL<br>Clock Driver with 2:1 Differential Input Mux             | http://www.micrel.com/product-info/products/sy89830u.shtml      |
| SY89831U      | 2GHz Ultra Low-Jitter and Skew 1:4 LVPECL Fanout Buffer/Translator w/ Internal Termination  | http://www.micrel.com/product-info/products/sy89831u.shtml      |
| SY89833L      | 2GHz ANY DIFFERENTIAL INPUT-to-LVDS Out 1:4 Fanout Buffer Translator w/Internal Termination | http://www.micrel.com/product-info/products/sy89833l.shtml      |
|               | 16-MLF™ Manufacturing Guidelines<br>Exposed Pad Application Note                            | http://www.amkor.com/products/notes_papers/MLF_appnote_0301.pdf |
| HBW Solutions | New Products and Applications                                                               | http://www.micrel.com/product-info/as/solutions.shtml           |

#### 16 LEAD EPAD *Micro*LeadFrame™ (MLF-16)







- 1. DIMENSIONS ARE IN mm.
- 2. DIE THICKNESS ALLOWABLE IS 0.305mm MAX.
- B. PACKAGE WARPAGE MAX 0.05mm.
- THIS DIMENSION APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20mm AND 0.25mm FROM TIP.
- 5. APPLIES ONLY FOR TERMINALS

FOR EVEN TERMINAL/SIDE



PCB Thermal Consideration for 16-Pin MLF™ Package (Always solder, or equivalent, the exposed pad to the PCB)

#### **Package Notes:**

Note 1. Package meets Level 2 moisture sensitivity classification, and are shipped in dry-pack form.

Note 2. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 1849 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 944-0970 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.

Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2003 Micrel, Incorporated.